

# Low Power, Low Profile ±2 g Dual Axis Accelerometer with I<sup>2</sup>C Interface



### **FEATURES**

RoHS compliant I<sup>2</sup>C Slave, FAST ( $\leq$ 400 KHz.) mode interface 1.8V compatible IO Embedded Power up/down and self-test function On-chip temperature sensor available Eight customer defined 7-bit addresses 2.7 V to 3.6 V single supply continuous operation Monolithic CMOS IC Low power consumption: typically <2 mA @ 3.0 V Resolution better than 1 mg On chip mixed signal processing >50,000 g shock survival rating Low profile LCC package: 5mm X 5mm X 1.55mm

### APPLICATIONS

**Information Appliances –** Cell Phones, PDA's, Computer Peripherals

Consumer – LCD Projectors, Pedometers, Blood Pressure Monitor, Digital Cameras

Gaming – Joystick/RF Interface/Menu Selection/Tilt Sensing

**GPS** – Electronic Compass Tilt Correction, Dead Reckoning Assist

### **GENERAL DESCRIPTION**

The MXC6232xM is low cost, dual axis accelerometers fabricated on a standard, submicron CMOS process. It is a complete sensing system with on-chip mixed signal processing and integrated I<sup>2</sup>C bus, allowing the device to be connected directly to a microprocessor eliminating the need for A/D converters or timing resources. The MXC6232xM measures acceleration with a full-scale range of  $\pm 2$  g and a sensitivity of 512counts/g @3.0 V at 25°C. It can measure both dynamic acceleration (e.g. vibration) and static acceleration (e.g. gravity). The MXC6232xM design is based on heat convection and requires no solid proof mass.



#### MXC6232xM FUNCTIONAL BLOCK DIAGRAM

This design eliminates the stiction problems associated with legacy technologies and provides shock survival greater than 50,000g's. Memsic's solid state design leads to significantly lower failure rates in customer applications and lower loss due to handling during manufacturing and assembly processes

The MXC6232xM is packaged in a hermetically sealed, low profile LCC surface mount package (5 mm x 5 mm x 1.55 mm) and is available in operating temperature ranges of and-40°C to +85°C.

The MXC6232xM provides  $I^2C$  digital output with 400 KHz, fast mode operation.

The maximum noise floor is  $1 \text{ mg}/\sqrt{Hz}$  allowing signals below 1 mg to be resolved at 1 Hz bandwidth

Information furnished by MEMSIC is believed to be accurate and reliable. However, no responsibility is assumed by MEMSIC for its use, or for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of MEMSIC.

©MEMSIC, Inc. One Technology Drive Suite 325,Andover MA01810,USA Tel: 978.738.0900 Fax: 978.738.0196 www.memsic.com

| ELECTRICAL CHARACTERISTICS (Measurements @ 25°C, Acceleration = 0 g unless otherwise noted; V <sub>DD</sub> = 3.0V unless |
|---------------------------------------------------------------------------------------------------------------------------|
| otherwise specified)                                                                                                      |

| Parameter                           | Conditions             | Min  | Тур  | Max  | Units          |
|-------------------------------------|------------------------|------|------|------|----------------|
| Measurement Range <sup>1</sup>      | Each Axis              | ±2.0 |      |      | G              |
| Nonlinearity                        | Best fit straight line |      | 0.5  | 1.0  | % of FS        |
| Alignment Error <sup>2</sup>        |                        |      | ±1.0 |      | degrees        |
| Transverse Sensitivity <sup>3</sup> |                        |      | ±2.0 |      | %              |
| Sensitivity                         |                        | 486  | 512  | 538  | counts/g       |
| Sensitivity Change Over Temperature | $\Delta$ from 25°C     |      |      |      |                |
|                                     |                        | -15  |      | +10  | %              |
| Zero g Offset Bias Level            |                        | 1996 | 2048 | 2100 | counts         |
| Zero g Offset TC                    | $\Delta$ from 25°C     |      | 0.8  |      | mg∕°C          |
| Tout                                |                        | 2550 | 2710 | 2870 | counts         |
| Tout Sensitivity                    |                        | 2.00 | 2.33 | 2.60 | counts/°C      |
| Noise Density, RMS                  | within 20Hz            |      | 0.7  | 1.0  | $mg/\sqrt{Hz}$ |
| Resolution                          | @ 1Hz. BW              |      | 0.5  | 1.0  | mg             |
| Frequency Response                  | @ -3dB                 | 15   | 17   | 19   | Hz             |
| Self-test                           |                        | 1.7  | 2.2  | 2.7  | G              |
| Output Drive Capability             | @ 2.7 V – 3.6 V        |      |      | 100  | μA             |
| Turn-On Time <sup>4</sup>           |                        |      | 75   | 100  | mS             |
| Operating Voltage Range             |                        | 2.7  | 3.0  | 3.6  | V              |
| Supply Current                      |                        |      | 1.8  | 2.5  | mA             |
| Power Down Current                  |                        |      |      | 1.0  | μA             |
| Operating Temperature Range         |                        | -40  |      | +85  | °C             |

### NOTES:

<sup>1</sup>Guaranteed by measurement of initial offset and sensitivity

 $^{\rm 2}$  Alignment error is specified as the angle between the true and indicated axis of sensitivity

 $^{3}\,\text{Cross}$  axis sensitivity is the algebraic sum of the alignment and the inherent sensitivity errors

 $^4$  Output settled to within  $\pm$  17mg

| Parameter                            | Symbol              | Test Condition                          | Min. | Тур. | Max. | Unit |
|--------------------------------------|---------------------|-----------------------------------------|------|------|------|------|
| Logic Input Low Level                | V <sub>IL</sub>     |                                         | -0.5 |      | 0.6  | V    |
| Logic Input High Level               | V <sub>IH</sub>     |                                         | 1.4  |      |      | V    |
| Hysteresis of Schmitt input          | V <sub>hys</sub>    |                                         | 0.2  |      |      | V    |
| Logic Output Low Level               | V <sub>OL</sub>     |                                         |      |      | 0.4  |      |
| Input Leakage Current                | Ii                  | $0.1$ Vdd< $V_{in}$ < $0.9$ Vdd         | -10  |      | 10   | μA   |
| SCL Clock Frequency                  | f <sub>SCL</sub>    |                                         | 0    |      | 400  | kHz  |
| START Hold Time                      | t <sub>HD;STA</sub> |                                         | 0.6  |      |      | μS   |
| START Setup Time                     | t <sub>SU;STA</sub> |                                         | 0.6  |      |      | μS   |
| LOW period of SCL                    | t <sub>LOW</sub>    |                                         | 1.3  |      |      | μS   |
| HIGH period of SCL                   | t <sub>HIGH</sub>   |                                         | 0.6  |      |      | μS   |
| Data Hold Time                       | t <sub>HD;DAT</sub> |                                         | 0    |      | 0.9  | μS   |
| Data Setup Time                      | t <sub>SU;DAT</sub> |                                         | 0.1  |      |      | μS   |
| Rise Time                            | t <sub>r</sub>      | From V <sub>IL</sub> to V <sub>IH</sub> |      |      | 0.3  | μS   |
| Fall Time                            | t <sub>f</sub>      | From V <sub>IH</sub> to V <sub>IL</sub> |      |      | 0.3  | μS   |
| Bus Free Time Between STOP and START | t <sub>BUF</sub>    |                                         | 1.3  |      |      | μS   |
| STOP Setup Time                      | t <sub>SU;STO</sub> |                                         | 0.6  |      |      | μS   |

### I<sup>2</sup>C INTERFACE I/O CHARACTERISTICS



**Timing Definition** 

### ABSOLUTE MAXIMUM RATINGS\*

| Supply Voltage (V <sub>DD</sub> ) | 0.5 V to +7.0V |
|-----------------------------------|----------------|
| Storage Temperature               | 65°C to +150°C |
| Acceleration                      |                |

\*Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; the functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### Pin Description: LCC-8 Package

| Pin | Name            | Description                                | I/O |
|-----|-----------------|--------------------------------------------|-----|
| 1   | NC              | Do Not Connect                             | NC  |
| 2   | COM             | Connected to Ground                        | Ι   |
| 3   | GND             | Connected to Ground                        | Ι   |
| 4   | TEST            | Do Not Connect                             | NC  |
| 5   | VDD2            | Power Supply for I <sup>2</sup> C bus      | Ι   |
| 6   | SCL             | Serial Clock Line for I <sup>2</sup> C bus | Ι   |
| 7   | SDA             | Serial Data Line for I <sup>2</sup> C bus  | I/O |
| 8   | V <sub>DD</sub> | 2.7 V to 3.6 V                             | Ι   |

All parts are shipped in tape and reel packaging.

**Caution:** ESD (electrostatic discharge) sensitive device.

### **Ordering Guide**



minimum order quantity (MOO) of



**Note:** The MEMSIC logo's arrow indicates the -X sensing direction of the device. The +Y sensing direction is rotated 90° away from the +X direction following the right-hand rule. Small circle indicates pin one (1).



### THEORY OF OPERATION

The MEMSIC device is a complete dual-axis acceleration measurement system fabricated on a monolithic CMOS IC process. The device operation is based on heat transfer by natural convection and operates like other accelerometers except it is a gas in the MEMSIC sensor.

A single heat source, centered in the silicon chip is suspended across a cavity. Equally spaced aluminum/polysilicon thermopiles (groups of thermocouples) are located equidistantly on all four sides of the heat source (dual axis). Under zero acceleration, a temperature gradient is symmetrical about the heat source, so that the temperature is the same at all four thermopiles, causing them to output the same voltage.

Acceleration in any direction will disturb the temperature profile, due to free convection heat transfer, causing it to be asymmetrical. The temperature, and hence voltage output of the four thermopiles will then be different. The differential voltage at the thermopile outputs is directly proportional to the acceleration. There are two identical acceleration signal paths on the accelerometer, one to measure acceleration in the x-axis and one to measure acceleration in the y-axis. Please visit the MEMSIC website at www.memsic.com for a picture/graphic description of the free convection heat transfer principle.

### MXC6232xM PIN DESCRIPTIONS

 $V_{DD}$  – This is the supply input for the circuits and the sensor heater in the accelerometer. The DC voltage should be between 2.7 and 3.6 volts. Refer to the section on PCB layout and fabrication suggestions for guidance on external parts and connections recommended.

GND- This is the ground pin for the accelerometer.

**COM**– This pin should be connected to ground.

TEST- Do Not Connect, factory use only.

**VDD2**– This pin is the I<sup>2</sup>C input digital power supply, the voltage on this pin determines the I<sup>2</sup>C bus logic voltage, and is 1.8V compatible. Note: The voltage on this pin should never go higher than the voltage on  $V_{DD}$ , if VDD2 has a lower power supply voltage than  $V_{DD}$ , power should be applied to  $V_{DD}$  first.

**SDA**– This pin is the  $I^2C$  serial data line, and operates in FAST (400 KHz.) mode.

**SCL**– This pin is the I<sup>2</sup>C serial clock line, and operates in FAST (400 KHz.) mode.

# DISCUSSION OF TILT APPLICATIONS AND RESOLUTION

**Tilt Applications:** One of the most popular applications of the MEMSIC accelerometer product line is in tilt/inclination measurement. An accelerometer uses the force of gravity as an input to determine the inclination angle of an object.

A MEMSIC accelerometer is most sensitive to changes in position, or tilt, when the accelerometer's sensitive axis is perpendicular to the force of gravity, or parallel to the Earth's surface. Similarly, when the accelerometer's axis is parallel to the force of gravity (perpendicular to the Earth's surface), it is least sensitive to changes in tilt.

Following table and figure help illustrate the output changes in the X- and Y-axes as the unit is tilted from  $+90^{\circ}$  to 0°. Notice that when one axis has a small change in output per degree of tilt (in mg), the second axis has a large change in output per degree of tilt. The complementary nature of these two signals permits low cost accurate tilt sensing to be achieved with the MEMSIC device (reference application note AN-00MX-007).



Accelerometer Position Relative to Gravity

|            | X-Axis |               | Y-Axis |               |
|------------|--------|---------------|--------|---------------|
| X-Axis     |        |               |        |               |
| Orientatio |        | Change        |        | Change        |
| n          | Х      | per deg.      | Y      | per deg.      |
| To Earth's | Output | of tilt       | Output | of tilt       |
| Surface    | (g)    | (m <i>g</i> ) | (g)    | (m <i>g</i> ) |
| (deg.)     | _      | _             | -      | -             |
| 90         | 1.000  | 0.15          | 0.000  | 17.45         |
| 85         | 0.996  | 1.37          | 0.087  | 17.37         |
| 80         | 0.985  | 2.88          | 0.174  | 17.16         |
| 70         | 0.940  | 5.86          | 0.342  | 16.35         |
| 60         | 0.866  | 8.59          | 0.500  | 15.04         |
| 45         | 0.707  | 12.23         | 0.707  | 12.23         |
| 30         | 0.500  | 15.04         | 0.866  | 8.59          |
| 20         | 0.342  | 16.35         | 0.940  | 5.86          |
| 10         | 0.174  | 17.16         | 0.985  | 2.88          |
| 5          | 0.087  | 17.37         | 0.996  | 1.37          |
| 0          | 0.000  | 17.45         | 1.000  | 0.15          |

Changes in Tilt for X- and Y-Axes

### RESOLUTION

The accelerometer resolution is limited by noise. The output noise will vary with the measurement bandwidth. With the reduction of the bandwidth, by applying an external low pass filter, the output noise drops. Reduction of bandwidth will improve the signal to noise ratio and the resolution. The output noise scales directly with the square root of the measurement bandwidth. The maximum amplitude of the noise, its peak- to- peak value, approximately defines the worst case resolution of the measurement. With a simple RC low pass filter, the rms noise is calculated as follows:

Noise (mg rms) = Noise(mg/ $\sqrt{Hz}$ ) \*  $\sqrt{(Bandwidth(Hz))^{*1.6}}$ 

The peak-to-peak noise is approximately equal to 6.6 times the rms value (for an average uncertainty of 0.1%).

### HARDWARE DESIGN CONSIDERATION

1. One capacitor is recommended for best rejection of power supply noise (reference figure below). The capacitor should be located as close as possible to the device supply pin ( $V_{DD}$ ). The capacitor lead length should be as short as possible, and a surface mount capacitor is preferred. For typical applications, the capacitor can be ceramic 0.1  $\mu$ F.



Power supply noise rejection

- 2. Robust low inductance ground wiring should be used.
- 3. Care should be taken to ensure there is "thermal symmetry" on the PCB immediately surrounding the MEMSIC device and that there is no significant heat source nearby. Based on the experiment, with a 120degC heating source at 11mm away of MEMSIC device, the offset change will be within 5mg.
- 4. A metal ground plane should be added directly beneath the MEMSIC device. The size of the plane should be similar to the MEMSIC device's footprint and be as thick as possible.
- 5. Vias can be added symmetrically around the ground plane. These vias will increase the thermal isolation of the device from the rest of the PCB and improve performance.

### SOFTWARE DESIGN CONSIDERATION

A register or flag is required between  $I^2C$  MCU (the master device) and any system level CPU/MCU (if there exists any system level controller (such as a PC based system). The potential issue will be that system level controller may read in MSB and LSB of the same axis from different events of on-chip A/D conversions, since  $I^2C$  data length is 8 bits while the sensor has data length of 12 bits.

### I<sup>2</sup>C INTERFACE DESCRIPTION

A slave mode  $I^2C$  circuit has been implemented into the Memsic thermal accelerometer as a standard interface for customer applications. The A/D converter and MCU functionality have been added to the Memsic sensor, thereby increasing ease-of-use, and lowering power consumption, footprint and total solution cost.

The  $I^2C$  (or Inter IC bus) is an industry standard bidirectional two-wire interface bus. A master  $I^2C$  device can operate READ/WRITE controls to an unlimited number of devices on the bus by proper addressing. The Memsic accelerometer operates only in a slave mode, i.e. only responding to calls by a master device

### I<sup>2</sup>C BUS CHARACTERISTICS



The two wires in  $I^2C$  bus are called SDA (serial data line) and SCL (serial clock line). In order for a data transfer to start, the bus has to be free, which is defined by both wires in a HIGH output state. Due to the open-drain/pull-up resistor structure and wire-AND operation, any device on the bus can pull lines low and overwrite a HIGH signal. The data on the SDA line has to be stable during the HIGH period of the SCL line. In other words, valid data can only change when the SCL line is LOW.

| 4. MSB Y axis |
|---------------|
| 5. LSB Y axis |

### I<sup>2</sup>C BUS DATA TRANSFER

A data transfer is started with a "START" condition and ended with a "STOP" condition. A "START" condition is defined by a HIGH to LOW transition on the SDA line while SCL line is HIGH. A "STOP" condition is defined by a LOW to HIGH transition on the SDA line while SCL line is HIGH. All data transfer in I<sup>2</sup>C system is 8-bits long. Each byte has to be followed by an acknowledge bit. Each data transfer involves a total of 9 clock cycles. Data is transferred starting with the most significant bit (MSB). After a "START" condition, master device calls a specific slave device, in our case, the Memsic accelerometer with a 7-bit device address. To avoid potential address conflict, either by ICs from other manufacturers or by other Memsic accelerometers on the same bus, a total of 8 different addresses can be programmed into a Memsic device at the factory.

Following the 7-bit address, the 8<sup>th</sup> bit determines the direction of data transfer: [1] for READ and [0] for WRITE. After being addressed, the available Memsic device being called will respond by an "Acknowledge" signal, which is pulling SDA line LOW.

In order to read an acceleration signal, the master device should operate a WRITE action with a code of [xxxxxx0] into the Memsic device 8-bit internal register.

| Bit | Name                 | Function                   |
|-----|----------------------|----------------------------|
| 0   | PD (Power Down)      | Power down [1]/on [0]      |
| 1   | ST (Self-test)       | Self-test on [1]/off [0]   |
| 2   | BGTST (bandgap test) | Bandgap test [1]/normal[0] |
| 3   | TOEN (temperature    | Temp Out EN [1]/disable[0] |
|     | out enable)          |                            |

The ST bit serves as a self-test function to verify the Memsic accelerometer is operating properly. BGTST is used to calibrate the temperature output signal's initial offset. By flipping the BGTST bit and taking the average of two readings, the temperature output initial offset will be calibrated to within datasheet specifications.

After writing code of [xxxxxx0] into the control register, if a "READ" signal is received, during next 9 clock cycles, the Memsic device being called will transfer 8-bits of data to the  $I^2C$  bus. If an "Acknowledge" by master device is received, the Memsic device will continue to transfer the next byte. The same procedure repeats until 5 bytes of data are transferred to master device. Those 5 bytes of data are defined as following ("T" is temperature output):

| 1. Internal register |
|----------------------|
| 2. MSB X/T axis      |
| 3. LSB X/T axis      |

Even though each axis consists of two bytes, which are 16bits of data, the actual accelerometer resolution is limited to either 12 bits. Unused MSB's will be simply filled by "0"s.

Note that temperature output shares the same registers with X channel output. Customer can select which signal needs to be read out by using TOEN bit.

| Resolution      | 12 bits |
|-----------------|---------|
| Refreshing rate | 100Hz   |
| Zero-G Offset   | 2048    |

Note: 20mS typical waiting time is necessary between each data acquisition.

The master can stop slave data transfer after any of the five bytes by not sending an acknowledge command and followed by a "STOP" condition.

### POWER DOWN MODE

The Memsic accelerometer can enter a power down mode by the master device writing a code of [xxxxxx1] into the accelerometer's internal register. A wake up operation is performed when the master writes into the same register a code of [xxxxxx0]. Note that the MXC6232xM needs about 75mS (typical) for power up time.

### **EXAMPLE OF DATA COMMUNICATION**

First cycle: START followed by a calling to slave address [0010xxx] to WRITE (8<sup>th</sup> SCL, SDA keep low). [xxx] Is determined by factory programming, a total of 8 different addresses are available.

Second cycle: After an acknowledge signal is received by the master device (Memsic device pulls SDA line low during 9<sup>th</sup> SCL pulse), master device sends "[00000000]" as the target address to be written into. Memsic device should acknowledge at the end (9<sup>th</sup> SCL pulse). Note: since Memsic device has only one internal register that can be written into, user should always indicate "[00000000]" as the write address.

Third cycle: Master device writes to internal Memsic device memory code "[xxxxxx0]" as a wake-up call. The Memsic device should send acknowledge signal. A STOP command indicates the end of write operation. A 75msS (typical) wait period should be given to Memsic device to return from a power-down mode. The delay value depends on the type of Memsic device. Generally speaking, low power products tend to have longer startup time.

Fourth cycle: Master device sends a START command followed by calling Memsic device address with a WRITE (8<sup>th</sup> SCL, SDA keep low). An "acknowledge" should be sent by Memsic device at the end.

Fifth cycle: Master device writes to Memsic device a "[00000000]" as the starting address for which internal memory is to be read. Since "[00000000]" is the address of internal control register, reading from this address can serve as a verification of operation and to confirm the write command has been successful. Note: the starting address in principle can be any of the 5 addresses. For example, user can start read from address [0000001], which is X channel MSB.

Sixth cycle: Master device calls Memsic device address with a READ (8<sup>th</sup> SCL cycle SDA line high). Memsic device should acknowledge at the end.

Seventh cycle: Master device cycles SCL line, first addressed memory data appears on SDA line. If in step 7, "[00000000]" was sent, internal control register data should appear (in the following steps, this case is assumed). Master device should send acknowledge at the end.

Eighth cycle: Master device continues cycle SCL line, next byte of internal memory should appear on SDA line (MSB of X channel). The internal memory address pointer automatically moves to the next byte. Master acknowledges.

Ninth cycle: LSB of X channel. In the case that TOEN bit of internal register was set to "1", the MSB and LSB of TOUT (temperature) should appear in last two steps.

Tenth cycle: MSB of Y channel.

Eleventh cycle: LSB of Y channel.

Master ends communications by sending NO acknowledge and followed by a STOP command. Note: if mater device continues to cycle SCL line, the memory pointer will go to sixth and seventh positions, which always have "[00000000]". After seventh position, pointer will go to zero again.

Optional: Master powers down Memsic device by writing into internal control register. (See step 1 through 4 for WRITE operation)

### LCC-8 PACKAGE DRAWING



Hermetically Sealed Package Outline

## **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

MEMSIC: MXC62320MP